首页> 外国专利> Plasma-enhanced chemical vapor deposited SIO.sub.2 /SI.sub.3 N. sub. 4 multilayer passivation layer for semiconductor applications

Plasma-enhanced chemical vapor deposited SIO.sub.2 /SI.sub.3 N. sub. 4 multilayer passivation layer for semiconductor applications

机译:等离子体增强化学气相沉积SIO.sub.2 / SI.sub.3 N.sub。用于半导体的4种多层钝化层

摘要

A method was achieved for forming a multilayer passivation layer comprised of a silicon oxide/silicon nitride/silicon oxide/silicon nitride by depositing the layers consecutively in a single PECVD system. The method consists of depositing a first SiO.sub.2 layer that serves as a stress-release layer, a thin Si.sub.3 N.sub.4 layer that serves as a buffer layer that minimizes cracking and as a passivation layer that prevents mobile alkaline ion penetration, a thin second SiO.sub.2 layer to fill and seal any remaining cracks and pinholes in the first Si.sub.3 N.sub.4 layer, and a main Si.sub.3 N.sub.4 passivation layer that prevents water and/or other corrosive chemicals from attacking the metal. Since this multilayer passivation layer can be deposited essentially pinhole-free to a thickness that is less than the prior art's passivation layer of 8000 Angstroms needed to prevent pinholes, it can be used on 0. 38 to 0.25 um DRAM technology, which eliminates voids that could otherwise trap photoresist which can later cause corrosion of the metal lines.
机译:通过在单个PECVD系统中连续沉积多层钝化层,从而获得了形成由氧化硅/氮化硅/氧化硅/氮化硅构成的多层钝化层的方法。该方法包括沉积用作应力释放层的第一SiO2层,用作缓冲层的Si3 N4薄层以及最小化裂纹的钝化层。防止流动的碱性离子渗透,薄的第二SiO2层填充和密封第一Si3 N4层中所有残留的裂缝和针孔以及主Si3 N2 .4钝化层,可防止水和/或其他腐蚀性化学物质腐蚀金属。由于该多层钝化层可以基本无针孔沉积,其厚度小于防止针孔所需的现有技术钝化层8000埃的厚度,因此可以在0. 38至0.25 um DRAM技术上使用,从而消除了空洞。否则可能会捕获光刻胶,而光刻胶随后可能导致金属线腐蚀。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号