首页> 外国专利> Method of forming contact holes in an integrated circuit device by selectively etching an insulation layer in order to enlarge the self-aligning contact area adjacent to a semiconductor region, and contact thus formed in an integrated circuit device

Method of forming contact holes in an integrated circuit device by selectively etching an insulation layer in order to enlarge the self-aligning contact area adjacent to a semiconductor region, and contact thus formed in an integrated circuit device

机译:通过选择性地刻蚀绝缘层以扩大与半导体区域相邻的自对准接触面积并在集成电路器件中形成的接触来在集成电路器件中形成接触孔的方法

摘要

Integrated circuit devices and methods of manufacturing same are disclosed in which an insulation layer is selectively etched to increase the self-aligned contact area adjacent a semiconductor region. For example, a pair of interconnection patterns may be formed on a substrate with the substrate having a semiconductor region disposed between the interconnection patterns. An etch-stop layer may then be formed on the pair of interconnection patterns and the substrate followed by the formation of a sacrificial insulation on the pair of interconnection patterns and on the semiconductor region. The sacrificial insulation layer is then selectively etched to expose portions of the etch-stop layer that extend on the surfaces of the pair of interconnection patterns. Sidewall insulation spacers, which are made of a different material than the sacrificial insulation layer, may then be formed on sidewall portions of the pair of interconnection patterns in an upper gap region between the interconnection patterns and on a portion of the sacrificial insulation layer covering the semiconductor region. The portion of the sacrificial insulation layer that covers the semiconductor region may then be selectively etched, using the sidewall insulation spacers as an etching mask, to define recesses underneath the sidewall insulation spacers.
机译:公开了集成电路器件及其制造方法,其中,选择性地蚀刻绝缘层以增加与半导体区域相邻的自对准接触面积。例如,可以在基板上形成一对互连图案,并且该基板具有设置在互连图案之间的半导体区域。然后可以在该对互连图案和该衬底上形成蚀刻停止层,随后在该对互连图案和半导体区域上形成牺牲绝缘。然后选择性地蚀刻牺牲绝缘层以暴露蚀刻停止层的在一对互连图案的表面上延伸的部分。然后可以在互连图案对的侧壁部分上的互连图案之间的上间隙区域中以及在牺牲绝缘层的覆盖绝缘层的一部分上形成由与牺牲绝缘层不同的材料制成的侧壁绝缘间隔物。半导体区域。然后可以使用侧壁绝缘间隔物作为蚀刻掩模来选择性地蚀刻牺牲绝缘层的覆盖半导体区域的部分,以在侧壁绝缘间隔物下方限定凹部。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号