首页> 外国专利> Phase locked loop (PLL) with multi-phase time-to-digital converter (TDC)

Phase locked loop (PLL) with multi-phase time-to-digital converter (TDC)

机译:带多相时间数字转换器(TDC)的锁相环(PLL)

摘要

One or more techniques or systems for locking a phase locked loop (PLL) are provided herein. In some embodiments, a multi-phase time-to-digital converter (TDC) includes a first phase finder, a phase predictor, a second phase finder, and a phase switch. For example, the first phase finder is configured to generate a first fractional phase signal based on a multi-phase variable clock (CKV) signal. For example, the phase predictor is configured to generate a phase select (QSEL) signal or a multi-phase CKV select (CKVSEL) signal based on a frequency command word (FCW) signal or the multi-phase CKV signal. For example, the second phase finder is configured to generate a second fractional phase signal based on the CKVSEL signal or the QSEL signal. For example, the phase switch is configured to select the first or second fractional phase signal based on a phase error (PHE) signal.
机译:本文提供了一种用于锁定锁相环(PLL)的技术或系统。在一些实施例中,多相时间数字转换器(TDC)包括第一相位查找器,相位预测器,第二相位查找器和相位开关。例如,第一鉴相器被配置为基于多相位可变时钟(CKV)信号来产生第一分数相位信号。例如,相位预测器被配置为基于频率命令字(FCW)信号或多相CKV信号来生成相位选择(QSEL)信号或多相CKV选择(CKVSEL)信号。例如,第二鉴相器被配置为基于CKVSEL信号或QSEL信号生成第二分数相位信号。例如,相位开关被配置为基于相位误差(PHE)信号来选择第一或第二分数相位信号。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号