首页> 外国专利> Stress memorization and defect suppression techniques for NMOS transistor devices

Stress memorization and defect suppression techniques for NMOS transistor devices

机译:NMOS晶体管器件的应力记忆和缺陷抑制技术

摘要

In one illustrative embodiment, the present disclosure is directed to a method involving fabricating an NMOS transistor device having a substrate and a gate structure disposed over the substrate, the substrate including a channel region underlying, at least partially, the gate structure, the fabricating including: forming a source and drain cavity in the substrate; with an in situ doped semiconductor material, epitaxially growing a source and drain region within the source and drain cavity; performing an amorphization ion implantation process by implanting an amorphization ion material into the source and drain region; forming a capping material layer above the NMOS transistor device; with the capping material layer in position, performing a stress forming anneal process to thereby form stacking faults in the source and drain region; and removing the capping material layer.
机译:在一个说明性实施例中,本公开针对一种方法,包括制造具有衬底和设置在衬底上方的栅极结构的NMOS晶体管器件,该衬底包括至少部分地位于该栅极结构下方的沟道区,该衬底包括:在基板中形成源漏腔;用原位掺杂的半导体材料,在源漏腔内外延生长源漏区。通过将非晶化离子材料注入到源极和漏极区中来执行非晶化离子注入工艺;在NMOS晶体管器件上方形成覆盖材料层;在覆盖材料层就位的情况下,执行应力形成退火工艺,从而在源极和漏极区域中形成堆叠缺陷。并去除覆盖材料层。

著录项

  • 公开/公告号US9711619B1

    专利类型

  • 公开/公告日2017-07-18

    原文格式PDF

  • 申请/专利权人 GLOBALFOUNDRIES INC.;

    申请/专利号US201615000111

  • 发明设计人 WEN-PIN PENG;MIN-HWA CHI;

    申请日2016-01-19

  • 分类号H01L29/66;H01L21/225;H01L21/324;

  • 国家 US

  • 入库时间 2022-08-21 13:45:28

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号