首页> 外文OA文献 >Worst Case Analysis of DRAM Latency in Hard Real Time Systems
【2h】

Worst Case Analysis of DRAM Latency in Hard Real Time Systems

机译:硬实时系统中DRAM延迟的最坏情况分析

摘要

As multi-core systems are becoming more popular in real time embedded systems, strict timing requirements for accessing shared resources must be met. In particular, a detailed latency analysis for Double Data Rate Dynamic RAM (DDR DRAM) is highly desirable. Several researchers have proposed predictable memory controllers to provide guaranteed memory access latency. However, the performance of such controllers sharply decreases as DDR devices become faster and the width of memory buses is increased. Therefore, a novel and composable approach is proposed that provides improved latency bounds compared to existing works by explicitly modeling the DRAM state. In particular, this new approach scales better with increasing number of cores and memory speed. Benchmark evaluation results show up to a 45% improvement in the worst case task execution time compared to a competing predictable memory controller for a system with 16 cores.
机译:随着多核系统在实时嵌入式系统中变得越来越流行,必须满足访问共享资源的严格时序要求。特别是,非常需要对双数据速率动态RAM(DDR DRAM)进行详细的延迟分析。一些研究人员提出了可预测的内存控制器,以提供有保证的内存访问延迟。但是,随着DDR设备变得越来越快且存储器总线的宽度增加,此类控制器的性能将急剧下降。因此,提出了一种新颖且可组合的方法,通过对DRAM状态进行显式建模,与现有技术相比,该方法可提供改进的延迟范围。尤其是,随着内核数量的增加和内存速度的提高,这种新方法可以更好地扩展。基准评估结果显示,与具有16个内核的系统的竞争性可预测内存控制器相比,最坏情况下的任务执行时间提高了45%。

著录项

  • 作者

    Wu Zheng Pei;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号