首页> 外文OA文献 >Tunable n-path notch filters for blocker suppression: modeling and verification
【2h】

Tunable n-path notch filters for blocker suppression: modeling and verification

机译:可调节的n路径陷波滤波器,用于抑制阻塞:建模和验证

摘要

N-path switched-RC circuits can realize filters with very high linearity and compression point while they are tunable by a clock frequency. In this paper, both differential and single-ended N-path notch filters are modeled and analyzed. Closed-form equations provide design equations for the main filtering characteristics and nonidealities such as: harmonic mixing, switch resistance, mismatch and phase imbalance, clock rise and fall times, noise, and insertion loss. Both an eight-path single-ended and differential notch filter are implemented in 65-nm CMOS technology. The notch center frequency, which is determined by the switching frequency, is tunable from 0.1 to 1.2 GHz. In a 50- environment, the N-path filters provide power matching in the passband with an insertion loss of 1.4–2.8 dB. The rejection at the notch frequency is 21–24 dB,P1 db> + 2 dBm, and IIP3 > + 17 dBm.
机译:N路径开关RC电路可以实现高线性度和高压缩点的滤波器,并且它们可以通过时钟频率进行调谐。在本文中,对差分和单端N路径陷波滤波器都进行了建模和分析。闭式方程式提供了针对主要滤波特性和非理想性的设计方程式,例如:谐波混合,开关电阻,失配和相位不平衡,时钟上升和下降时间,噪声和插入损耗。八路径单端和差分陷波滤波器均采用65 nm CMOS技术实现。陷波中心频率由开关频率确定,可在0.1至1.2 GHz范围内调节。在50环境中,N路径滤波器在通带中提供功率匹配,插入损耗为1.4–2.8 dB。陷波频率处的抑制为21–24 dB,P1 db> + 2 dBm,IIP3> + 17 dBm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号