首页> 外文OA文献 >On Jitter due to Delay Cell Mismatch in DLL-based Clock Multipliers
【2h】

On Jitter due to Delay Cell Mismatch in DLL-based Clock Multipliers

机译:在基于DLL的时钟倍频器中由于延迟单元不匹配而引起的抖动

摘要

This paper describes the jitter problem in DLL-based clock multipliers that arises due to stochastic mismatch in the delay cells that are used in the voltage controlled delay line of the DLL. An analysis is presented that relates the stochastic spread of the delay of the cells to the output jitter of the clock multiplier. This analysis shows that relative time deviations are highest in the middle of the delay line and proportional to the square root of the frequency multiplication factor of the structure. A circuit design technique, called impedance level scaling, is presented that allows the designer to optimize the noise and mismatch behavior of a circuit independent from other specifications such as speed and linearity. Applying this technique on delay cell design yields a direct trade-off between noise induced jitter and power usage, and between stochastic mismatch induced jitter and power usage.
机译:本文介绍了基于DLL的时钟乘法器中的抖动问题,该问题是由于DLL的压控延迟线中使用的延迟单元中的随机失配引起的。提出了一种分析,该分析将单元延迟的随机扩展与时钟乘法器的输出抖动相关联。该分析表明,相对时间偏差在延迟线的中间最高,并且与结构的倍频系数的平方根成比例。提出了一种称为阻抗电平缩放的电路设计技术,使设计人员可以独立于其他技术指标(例如速度和线性度)来优化电路的噪声和失配行为。将这种技术应用于延迟单元设计可在噪声引起的抖动和功耗之间以及随机失配引起的抖动和功耗之间直接权衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号