首页> 外文OA文献 >Low-power digital processor for wireless sensor networks
【2h】

Low-power digital processor for wireless sensor networks

机译:用于无线传感器网络的低功耗数字处理器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In order to make sensor networks cost-effective and practical, the electronic components of a wireless sensor node need to run for months to years on the same battery. This thesis explores the design of a low-power digital processor for these sensor nodes, employing techniques such as hardwired algorithms, lowered supply voltages, clock gating and subsystem shutdown. Prototypes were built on both a FPGA and ASIC platform, in order to verify functionality and characterize power consumption. The resulting 0.18[micro]m silicon fabricated in National Semiconductor Corporation's process was operational for supply voltages ranging from 0.5V to 1.8V. At the lowest operating voltage of 0.5V and a frequency of 100KHz, the chip performs 8 full-accuracy FFT computations per second and draws 1.2nJ of total energy per cycle. Although this energy/cycle metric does not surpass existing low-energy processors demonstrated in literature or commercial products, several low-power techniques are suggested that could drastically improve the energy metrics of a future implementation.
机译:为了使传感器网络具有成本效益和实用性,无线传感器节点的电子组件需要使用同一块电池运行数月至数年。本文探索了针对这些传感器节点的低功耗数字处理器的设计,它采用了硬连线算法,降低的电源电压,时钟门控和子系统关闭等技术。原型建立在FPGA和ASIC平台上,以验证功能并表征功耗。在美国国家半导体公司的工艺中制造的最终的0.18微米硅可在0.5V至1.8V的电源电压下运行。在0.5V的最低工作电压和100KHz的频率下,该芯片每秒执行8次全精度FFT计算,每个周期消耗1.2nJ的总能量。尽管此能量/周期度量标准不超过文献或商业产品中展示的现有低能耗处理器,但仍建议使用几种低功耗技术,这些技术可以极大地改善未来实现方案的能耗度量标准。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号