首页> 外文OA文献 >Equivalence checking of retimed circuits
【2h】

Equivalence checking of retimed circuits

机译:重定时电路的等效性检查

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。
获取外文期刊封面目录资料

摘要

This thesis addresses the problem of verifying the equivalence of two circuits, one or both of which have undergone register retiming as well as logic resynthesis. The aim of the thesis is to improve the ability of Formality, an equivalence checking tool written at Synopsys, to handle retimed circuits. At the beginning of this project Formality already had an implementation of peripheral retiming, an algorithm that can handle a large set of retimed circuits. In this thesis, I explain the performance, usability and special case coverage problems found in the original implementation. I review other retiming verification algorithms and conclude that none of them would perform satisfactorily in Formality. Finally, I explain the modifications made to peripheral retiming in order to solve some of the identified issues and propose partial solutions for the problems that have not been solved yet.
机译:本文解决了验证两个电路的等效性的问题,两个电路中的一个或两个都进行了寄存器重定时以及逻辑重新合成。本文的目的是提高Formality(一种由Synopsys编写的等效性检查工具)处理重定时电路的能力。在该项目的开始,Formality已经实现了外设重定时,该算法可以处理大量重定时电路。在本文中,我将解释原始实现中存在的性能,可用性和特殊情况覆盖问题。我回顾了其他重定时验证算法,并得出结论,它们在形式上都无法令人满意地执行。最后,我解释了对外围重定时的修改,以解决一些已确定的问题,并针对尚未解决的问题提出部分解决方案。

著录项

  • 作者

    Netolická Karolína;

  • 作者单位
  • 年度 2005
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号