首页> 外文OA文献 >A Low Noise Sub-Sampling PLL in Which Divider Noise Is Eliminated and PD/CP Noise Is not multiplied by N2
【2h】

A Low Noise Sub-Sampling PLL in Which Divider Noise Is Eliminated and PD/CP Noise Is not multiplied by N2

机译:低噪声二次采样PLL,消除了分频器噪声且PD / CP噪声不乘以N2

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。
获取外文期刊封面目录资料

摘要

Abstract—This paper presents a 2.2-GHz low jitter sub-sampling based PLL. It uses a phase-detector/charge-pump (PD/CP)that sub-samples the VCO output with the reference clock. In contrast to what happens in a classical PLL, the PD/CP noise is not multiplied by N2 in this sub-sampling PLL, resulting in a low noise contribution from the PD/CP. Moreover, no frequency divider is needed in the locked state and hence divider noise and power can be eliminated. An added frequency locked loop guarantees correct frequency locking without degenerating jitter performance when in lock. The PLL is implemented in a standard 0.18- m CMOS process. It consumes 4.2 mA from a 1.8 V supply and occupies an active area of 0.4 X 0.45 mm蚠.With a frequency division ratio of 40, the in-band phase noise at 200 kHz offset is measured to be -126 dBc/Hz. The rms PLL output jitter integrated from 10 kHz to 40 MHz is 0.15 ps.
机译:摘要—本文提出了一种基于2.2 GHz低抖动子采样的PLL。它使用一个鉴相器/电荷泵(PD / CP),该器件利用参考时钟对VCO输出进行二次采样。与传统PLL中发生的情况相反,在此子采样PLL中,PD / CP噪声未乘以N2,导致PD / CP的噪声贡献较低。此外,在锁定状态下不需要分频器,因此可以消除分频器的噪声和功率。附加的频率锁定环路可确保正确的频率锁定,而不会在锁定时降低抖动性能。 PLL采用标准的0.18-m CMOS工艺实现。它在1.8 V电源下消耗4.2 mA电流,有效面积为0.4 X 0.45 mm蚠。分频比为40时,在200 kHz偏移处的带内相位噪声测得为-126 dBc / Hz。从10 kHz到40 MHz积分的RMS PLL输出抖动为0.15 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号