首页> 外文OA文献 >Low-Power, High-Speed Transceivers for Network-on-Chip Communication
【2h】

Low-Power, High-Speed Transceivers for Network-on-Chip Communication

机译:用于片上网络通信的低功耗,高速收发器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Networks on chips (NoCs) are becoming popular as they provide a solution for the interconnection problems on large integrated circuits (ICs). But even in a NoC, link-power can become unacceptably high and data rates are limited when conventional data transceivers are used. In this paper, we present a low-power, high-speed source-synchronous link transceiver which enables a factor 3.3 reduction in link power together with an 80% increase in data-rate. A low-swing capacitive pre-emphasis transmitter in combination with a double-tail sense-amplifier enable speeds in excess of 9 Gb/s over a 2 mm twisted differential interconnect, while consuming only 130 fJ/transition without the need for an additional supply. Multiple transceivers can be connected back-to-back to create a source-synchronous transceiver-chain with a wave-pipelined clock, operating with 6sigma offset reliability at 5 Gb/s.
机译:片上网络(NoC)变得越来越流行,因为它们为大型集成电路(IC)上的互连问题提供了解决方案。但是,即使在NoC中,使用传统的数据收发器时,链路功率也会变得无法接受,并且数据速率受到限制。在本文中,我们提出了一种低功耗,高速源同步链路收发器,它使链路功率降低了3.3倍,数据速率提高了80%。低摆幅电容预加重发射器与双尾感测放大器相结合,可在2 mm扭曲差分互连上实现超过9 Gb / s的速度,而每次转换仅消耗130 fJ,而无需额外的电源。多个收发器可以背对背连接,以创建具有波形时钟的源同步收发器链,并以5 Gb / s的6sigma偏移可靠性运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号