首页> 外文OA文献 >Simulation study of scaling design, performance characterization, statistical variability and reliability of decananometer MOSFETs
【2h】

Simulation study of scaling design, performance characterization, statistical variability and reliability of decananometer MOSFETs

机译:模拟研究结果设计,性能表征,统计变异性和滗析仪mOsFET的可靠性

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This thesis describes a comprehensive, simulation based scaling study – including device design, performance characterization, and the impact of statistical variability – on deca-nanometer bulk MOSFETs. After careful calibration of fabrication processes and electrical characteristics for n- and p-MOSFETs with 35 nm physical gate length, 1 nm EOT and stress engineering, the simulated devices closely match the performance of contemporary 45 nm CMOS technologies. Scaling to 25 nm, 18 nm and 13 nm gate length n and p devices follows generalized scaling rules, augmented by physically realistic constraints and the introduction of high-k/metal-gate stacks. The scaled devices attain the performance stipulated by the ITRS. Device a.c. performance is analyzed, at device and circuit level. Extrinsic parasitics become critical to nano-CMOS device performance. The thesis describes device capacitance components, analyzes the CMOS inverter, and obtains new insights into the inverter propagation delay in nano-CMOS. The projection of a.c. performance of scaled devices is obtained. The statistical variability of electrical characteristics, due to intrinsic parameter fluctuation sources, in contemporary and scaled decananometer MOSFETs is systematically investigated for the first time. The statistical variability sources: random discrete dopants, gate line edge roughness and poly-silicon granularity are simulated, in combination, in an ensemble of microscopically different devices. An increasing trend in the standard deviation of the threshold voltage as a function of scaling is observed. The introduction of high-k/metal gates improves electrostatic integrity and slows this trend. Statistical evaluations of variability in Ion and Ioff as a function of scaling are also performed. For the first time, the impact of strain on statistical variability is studied. Gate line edge roughness results in areas of local channel shortening, accompanied by locally increased strain, both effects increasing the local current. Variations are observed in both the drive current, and in the drive current enhancement normally expected from the application of strain. In addition, the effects of shallow trench isolation (STI) on MOSFET performance and on its statistical variability are investigated for the first time. The inverse-narrow-width effect of STI enhances the current density adjacent to it. This leads to a local enhancement of the influence of junction shapes adjacent to the STI. There is also a statistical impact on the threshold voltage due to random STI induced traps at the silicon/oxide interface.
机译:本文介绍了基于模拟的全面缩放研究,包括器件设计,性能表征以及统计变异性对十纳米体MOSFET的影响。经过精心校准的制造工艺以及具有35 nm物理栅极长度,1 nm EOT和应力工程的n-和p-MOSFET的电气特性,这些仿真器件与现代45 nm CMOS技术的性能非常匹配。缩放至25 nm,18 nm和13 nm栅极长度的n和p器件遵循通用的缩放规则,并因物理上的实际限制和高k /金属栅极堆叠的引入而扩大。缩放后的设备可达到ITRS规定的性能。设备交流在器件和电路级别分析性能。外部寄生效应对于纳米CMOS器件的性能至关重要。本文描述了器件的电容成分,分析了CMOS反相器,并获得了对纳米CMOS中反相器传播延迟的新见解。交流投影获得缩放设备的性能。首次系统地研究了由于固有参数波动源而导致的现代和按比例缩放的癸烷计MOSFET中电特性的统计变化。统计可变性来源:在微观上不同的器件组合中,结合起来模拟了随机离散掺杂剂,栅极线边缘粗糙度和多晶硅粒度。观察到阈值电压的标准偏差作为缩放函数的增加趋势。高k /金属栅极的引入改善了静电完整性,并减缓了这种趋势。还进行了离子和Ioff随比例变化的统计评估。首次研究了应变对统计变异性的影响。栅极线边缘的粗糙度会导致局部沟道面积缩短,并伴随局部应变增加,这两种效应都会增加局部电流。在驱动电流和通常因施加应变而预期的驱动电流增加中均观察到变化。此外,首次研究了浅沟槽隔离(STI)对MOSFET性能及其统计可变性的影响。 STI的逆窄宽度效应提高了与其相邻的电流密度。这导致邻近STI的结形状的影响的局部增强。由于硅/氧化物界面处的随机STI诱发的陷阱,对阈值电压也有统计影响。

著录项

  • 作者

    Wang Xingsheng;

  • 作者单位
  • 年度 2010
  • 总页数
  • 原文格式 PDF
  • 正文语种 English
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号