首页> 外文OA文献 >Design and modelling of variability tolerant on-chip communication structures for future high performance system on chip designs
【2h】

Design and modelling of variability tolerant on-chip communication structures for future high performance system on chip designs

机译:为将来的高性能片上系统设计设计和建模可变容差片上通信结构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The incessant technology scaling has enabled the integration of functionally complex System-on-Chip (SoC) designs with a large number of heterogeneous systems on a single chip. The processing elements on these chips are integrated through on-chip communication structures which provide the infrastructure necessary for the exchange of data and control signals, while meeting the strenuous physical and design constraints. The use of vast amounts of on chip communications will be central to future designs where variability is an inherent characteristic. For this reason, in this thesis we investigate the performance and variability tolerance of typical on-chip communication structures. Understanding of the relationship between variability and communication is paramount for the designers; i.e. to devise new methods and techniques for designing performance and power efficient communication circuits in the forefront of challenges presented by deep sub-micron (DSM) technologies. The initial part of this work investigates the impact of device variability due to Random Dopant Fluctuations (RDF) on the timing characteristics of basic communication elements. The characterization data so obtained can be used to estimate the performance and failure probability of simple links through the methodology proposed in this work. For the Statistical Static Timing Analysis (SSTA) of larger circuits, a method for accurate estimation of the probability density functions of different circuit parameters is proposed. Moreover, its significance on pipelined circuits is highlighted. Power and area are one of the most important design metrics for any integrated circuit (IC) design. This thesis emphasises the consideration of communication reliability while optimizing for power and area. A methodology has been proposed for the simultaneous optimization of performance, area, power and delay variability for a repeater inserted interconnect. Similarly for multi-bit parallel links, bandwidth driven optimizations have also been performed. Power and area efficient semi-serial links, less vulnerable to delay variations than the corresponding fully parallel links are introduced. Furthermore, due to technology scaling, the coupling noise between the link lines has become an important issue. With ever decreasing supply voltages, and the corresponding reduction in noise margins, severe challenges are introduced for performing timing verification in the presence of variability. For this reason an accurate model for crosstalk noise in an interconnection as a function of time and skew is introduced in this work. This model can be used for the identification of skew condition that gives maximum delay noise, and also for efficient design verification.
机译:不断的技术扩展已使功能复杂的片上系统(SoC)设计与单个芯片上的大量异构系统集成在一起。这些芯片上的处理元件通过片上通信结构集成在一起,该结构提供了交换数据​​和控制信号所需的基础结构,同时又满足了严格的物理和设计约束。对于可变性是其固有特征的未来设计,使用大量的片上通信将是至关重要的。因此,本文研究了典型的片上通信结构的性能和可变性容忍度。对于设计师而言,了解可变性和沟通之间的关系至关重要。即,在深亚微米(DSM)技术提出的挑战中,设计新的方法和技术来设计性能和功率高效的通信电路。这项工作的初始部分研究了由于随机掺杂波动(RDF)引起的设备可变性对基本通信元件的时序特性的影响。这样获得的特征数据可以通过这项工作中提出的方法用于估计简单链接的性能和失败概率。对于大型电路的统计静态时序分析(SSTA),提出了一种精确估计不同电路参数的概率密度函数的方法。此外,突出了其对流水线电路的重要性。功率和面积是任何集成电路(IC)设计中最重要的设计指标之一。本文着重在优化功率和面积的同时考虑通信可靠性。已经提出了一种用于同时优化中继器插入的互连的性能,面积,功率和延迟可变性的方法。类似地,对于多位并行链路,还执行了带宽驱动的优化。引入了功率和面积有效的半串行链路,与相应的完全并行链路相比,该链路不易受到延迟变化的影响。此外,由于技术的规模化,链路之间的耦合噪声已经成为重要的问题。随着电源电压的不断降低以及噪声容限的相应降低,在存在可变性的情况下执行时序验证面临着严峻的挑战。因此,在这项工作中引入了一个精确的互连串扰噪声模型,该模型是时间和偏斜的函数。该模型可用于识别产生最大延迟噪声的偏斜情况,也可用于有效的设计验证。

著录项

  • 作者

    Hassan Faiz ul;

  • 作者单位
  • 年度 2011
  • 总页数
  • 原文格式 PDF
  • 正文语种 English
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号