首页> 外文OA文献 >DESIGN FOR TESTABILITY AND TEST GENERATION WITH TWO CLOCKS
【2h】

DESIGN FOR TESTABILITY AND TEST GENERATION WITH TWO CLOCKS

机译:两个时钟的可测性和测试生成设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We propose a novel design for testability method that enhances the controllability of storage elements by use of additional clock lines Our scheme is applicable to synchronous circuits but is otherwise transparent to the designer. The associated area and speed penalties are minimal compared to scan based methods, however, a sequential ATPG system is necessary for test generation. The basic idea Is to use independent clock lines to control disjoint groups of flip-flops. No cyclic path are permitted among the flip-flops of the same group. During testing, a selected group can be made to hold its state by disabling its clock lines In the normal mode, all clock lines carry the same system clock signal. With the appropriate partitioning of flip-flops, the length of the vector sequence produced by the test generator for a fault is drastically reduced. An n-stage binary counter is used for experimental verification of reduction in test length by the proposed technique.
机译:我们提出了一种新颖的可测试方法设计,该方法可通过使用额外的时钟线来增强存储元件的可控制性。我们的方案适用于同步电路,但对设计者而言是透明的。与基于扫描的方法相比,相关的面积和速度损失是最小的,但是,顺序的ATPG系统对于测试生成是必需的。基本思想是使用独立的时钟线来控制不相交的触发器组。同一组的触发器之间不允许有循环路径。在测试过程中,可以通过禁用其时钟线来使选定的组保持其状态。在正常模式下,所有时钟线均携带相同的系统时钟信号。通过对触发器进行适当的划分,可以大大减少测试发生器为故障所产生的矢量序列的长度。 n级二进制计数器用于通过所提出的技术减少测试长度的实验验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号