首页> 外文OA文献 >Design of a 1.8V 8-bit 500MSPS Folding-Interpolation CMOS A/D Converter with a Folder Averaging Technique
【2h】

Design of a 1.8V 8-bit 500MSPS Folding-Interpolation CMOS A/D Converter with a Folder Averaging Technique

机译:采用折叠平均技术的1.8V 8位500msps折叠插值CmOs a / D转换器的设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, a CMOS analog-to-digital converter (ADC) with an 8-bit 500MSPS at 1.8V is designed. The architecture of the proposed ADC is based on a Folding ADC with a cascaded-folding and a cascaded-interpolation structure. A self-linearized preamplifier with source degeneration technique and a folder averaging technique for the high-performance are introduced. Further, a novel auto-switching encoder is also proposed. The chip has been fabricated with 0.18μm 1-poly 5-metal CMOS technology. The active chip area is 0.79mm2 and it consumes about 200mW at 1.8V power supply. The DNL and INL are within ±0.6/±0.6LSB, respectively. The measured result of SNDR is 47.05dB.
机译:本文设计了一种在1.8V下具有8位500MSPS的CMOS模数转换器(ADC)。所提出的ADC的体系结构基于具有级联折叠和级联插值结构的折叠ADC。介绍了一种具有源退化技术的自线性前置放大器和用于实现高性能的文件夹平均技术。此外,还提出了新颖的自动切换编码器。该芯片采用0.18μm1-poly 5-metal CMOS技术制造。有源芯片面积为0.79mm2,在1.8V电源下功耗约为200mW。 DNL和INL分别在±0.6 /±0.6LSB之内。 SNDR的测量结果为47.05dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号