首页> 外文OA文献 >A hybrid power model for RTL power estimation
【2h】

A hybrid power model for RTL power estimation

机译:用于RTL功率估计的混合功率模型

摘要

[[abstract]]We propose a hybrid power model for estimating the power dissipation of a design at the RT-level. This new model combines the advantages of both RT-level and gate-level approaches. We investigate the relationship between steady-state transition power and overall power dissipation. We observe that, statistically, two input sequences causing similar amount of steady-state transitions will exhibit similar overall power dissipation for an RTL module. Based on this observation, we propose a method to construct a hybrid power model for RTL modules. We further propose a hierarchical power estimation method for estimating the power dissipation of data-path consisting of RTL modules. Experimental results show that, for full-chip power estimation, the estimation time of the technique based on our power models is on average 275 times faster than directly running a commercial transistor-level power simulator, and the errors are less than 6% as compared to the transistor-level power simulation results.
机译:[[摘要]]我们提出了一种混合功率模型,用于在RT级别估计设计的功耗。这种新模型结合了RT级和门级方法的优势。我们研究稳态转换功率与总功耗之间的关系。我们观察到,从统计学上讲,两个输入序列导致相似数量的稳态跃迁,对于RTL模块,它们将表现出相似的整体功耗。基于此观察,我们提出了一种构建RTL模块混合功率模型的方法。我们还提出了一种分层功率估计方法,用于估计由RTL模块组成的数据路径的功耗。实验结果表明,对于全芯片功率估计,基于我们的功率模型的技术的估计时间平均比直接运行商用晶体管级功率仿真器快275倍,并且误差小于6%。到晶体管级功率仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号