首页> 外文OA文献 >Robust SRAM Design via BIST-Assisted Timing-Tracking(BATT)
【2h】

Robust SRAM Design via BIST-Assisted Timing-Tracking(BATT)

机译:通过BIST辅助时序跟踪(BATT)进行的稳健SRAM设计

摘要

[[abstract]]A BIST-Assisted Timing-Tracking (BATT) scheme is proposed in this paper to facilitate robust read operation in an SRAM design without sacrificing any circuit performance at all. This scheme has very low area overhead since it uses commonly existing memory BIST circuit for tracking the worst-case silicon speed of the bitlines. It is also highly scalable and therefore suitable for an SRAM compiler that needs to support a wide range of different configurations. Measurement results of 8 manufactured chips of a 2 K-bit SRAM design using TSMC 0.18-mu m CMOS technology demonstrate that it can indeed rescue one originally failing chip, while still warranting correct functionality of all the other seven chips, even under some injected variations in which conventional schemes may fail badly.
机译:[[摘要]]本文提出了一种BIST辅助时序跟踪(BATT)方案,以促进SRAM设计中的可靠读取操作,而丝毫不牺牲任何电路性能。该方案具有非常低的面积开销,因为它使用常见的内存BIST电路来跟踪位线的最坏情况下的硅速度。它还具有很高的可扩展性,因此适合需要支持各种不同配置的SRAM编译器。使用台积电0.18微米CMOS技术对8个采用2 K位SRAM设计的制造芯片的测量结果表明,它确实可以挽救一个最初出现故障的芯片,同时即使在某些注入的变化下,仍然保证所有其他七个芯片的功能正确。传统方案可能会严重失败。

著录项

  • 作者

    Ya-Chun Lai;

  • 作者单位
  • 年度 2012
  • 总页数
  • 原文格式 PDF
  • 正文语种 [[iso]]en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号