首页> 外文OA文献 >Optimization of pattern matching circuits for, regular expression on FPGA
【2h】

Optimization of pattern matching circuits for, regular expression on FPGA

机译:用于FPGA的正则表达式的模式匹配电路的优化

摘要

[[abstract]]Regular expressions are widely used in the network intrusion detection system (NIDS) to represent attack patterns. Previously, many hardware architectures have been proposed to accelerate regular expression matching using field-programmable gate array (FPGA) because FPGAs allow updating of new attack patterns. Because of the increasing number of attacks, we need to accommodate a large number of regular expressions on FPGAs. Although the minimization of logic equations has been studied intensively in the area of computer-aided design (CAD), the minimization of multiple regular expressions has been largely neglected. This paper presents a novel sharing architecture allowing our algorithm to extract and share common subregular expressions. Experimental results show that our sharing scheme significantly reduces the area of pattern matching circuits for regular expression.
机译:[[摘要]]正则表达式在网络入侵检测系统(NIDS)中广泛用于表示攻击模式。以前,由于FPGA允许更新新的攻击模式,因此已经提出了许多硬件体系结构来加速使用现场可编程门阵列(FPGA)进行正则表达式匹配。由于攻击数量的增加,我们需要在FPGA上容纳大量正则表达式。尽管在计算机辅助设计(CAD)领域中对逻辑方程的最小化进行了深入研究,但很大程度上忽略了多个正则表达式的最小化。本文提出了一种新颖的共享架构,该架构允许我们的算法提取和共享常见的非正则表达式。实验结果表明,我们的共享方案显着减少了用于正则表达式的模式匹配电路的面积。

著录项

  • 作者

    Lin Cheng-Hung;

  • 作者单位
  • 年度 2012
  • 总页数
  • 原文格式 PDF
  • 正文语种 [[iso]]en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号