首页> 外文OA文献 >A 10 Gb/s Wide-Band Current-Mode Logic I/O Interface for High-Speed Interconnect in 0.18μm CMOS Technology
【2h】

A 10 Gb/s Wide-Band Current-Mode Logic I/O Interface for High-Speed Interconnect in 0.18μm CMOS Technology

机译:一个10 Gb / s宽带电流模式逻辑I / O接口,采用0.18μmCMOS技术进行高速互连

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This interface consists of input equalizer, limiting amplifier, CML buffer and output voltage-peaking circuit. Several wide-band techniques for this work are adopted to broaden the bandwidth and realize the circuit in 10Gb/s operation. The techniques include PMOS active load inductive-peaking, active feedback and Cherry-Hooper topology. These techniques can reduce 80% of the circuit area compared to the circuit area with on-chip inductors. The integration of the input equalizer and output voltage-peaking is also verified in this paper to provide robust I/O interface for high-speed interconnect and compensate transmission signal attenuation in the backplane. This work has been implemented in a 0.18μm CMOS technology. The total power consumption of the I/O interface is only 70mW. The area of input and output interface are 0.02mm 2 and 0.008mm2. The input interface can operate at 10Gb/s with 40dB input dynamic range and 4mV input sensitivity.
机译:[[摘要]]本文提出了一种用于高速互连的低功耗,面积效率低的10 Gb / s宽带电流模式逻辑(CML)I / O接口。该接口包括输入均衡器,限幅放大器,CML缓冲器和输出电压峰值电路。这项工作采用了几种宽带技术来加宽带宽并以10Gb / s的速度实现电路。这些技术包括PMOS有源负载电感峰值,有源反馈和Cherry-Hooper拓扑。与片上电感器相比,这些技术可以减少80%的电路面积。本文还验证了输入均衡器和输出电压峰值的集成,以提供用于高速互连的强大I / O接口并补偿背板中的传输信号衰减。这项工作已在0.18μmCMOS技术中实现。 I / O接口的总功耗仅为70mW。输入输出接口面积分别为0.02mm 2和0.008mm2。输入接口可以10Gb / s的速度运行,具有40dB的输入动态范围和4mV的输入灵敏度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号