首页> 外文OA文献 >Simulation-based test algorithm generation and port scheduling for multi-port memories
【2h】

Simulation-based test algorithm generation and port scheduling for multi-port memories

机译:基于仿真的多端口存储器测试算法生成和端口调度

摘要

[[abstract]]©2001 IEEE-The paper presents a simulation-based test algorithm generation and test scheduling methodology for multi-port memories. The purpose is to minimize the testing time while keeping the test algorithm in a simple and regular format for easy test generation, fault diagnosis, and built-in self-test (BIST) circuit implementation. Conventional functional fault models are used to generate tests covering most defects. In addition, multi-port specific defects are covered using structural fault models. Port-scheduling is introduced to take advantage of the inherent parallelism among different ports. Experimental results for commonly used multi-port memories, including dual-port, four-port, and n-read-l-write memories, have been obtained, showing that efficient test algorithms can be generated and scheduled to meet different test bandwidth constraints. Moreover, memories with more ports benefit more with respect to testing time
机译:[[抽象]]©2001 IEEE-该论文提出了一种基于仿真的多端口存储器测试算法生成和测试调度方法。目的是最大程度地缩短测试时间,同时将测试算法保持在简单且规则的格式中,以便于测试生成,故障诊断和内置自测(BIST)电路实现。常规功能故障模型用于生成涵盖大多数缺陷的测试。此外,使用结构故障模型可以涵盖特定于多端口的缺陷。引入端口调度是为了利用不同端口之间固有的并行性。已经获得了常用的多端口存储器的实验结果,包括双端口,四端口和n-read-l-write存储器,表明可以生成有效的测试算法并安排其满足不同的测试带宽约束。此外,具有更多端口的存储器在测试时间方面会受益更多

著录项

  • 作者

    Chi-Feng Wu;

  • 作者单位
  • 年度 2010
  • 总页数
  • 原文格式 PDF
  • 正文语种 [[iso]]en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号