首页> 外文OA文献 >Low-cost logarithmic CMOS image sensing by nonlinear analog-to-digital conversion
【2h】

Low-cost logarithmic CMOS image sensing by nonlinear analog-to-digital conversion

机译:非线性模数转换的低成本对数CMOS图像感测

摘要

[[abstract]]In this paper we present a CMOS image sensor design with a better sensitivity to low light intensity. This feature is achieved through a multi-resolution analog-to-digital converter (ADC). By doing so, the photo-electrical characteristic of a sensor cell can is finely tuned. A cost-effective architecture for realizing the required ADC is also proposed. This architecture leads to a faster conversion time as well as a smaller area. A simulation environment with post-layout accuracy is incorporated to demonstrate the advantages. It shows that a number of images can be captured more clearly than a traditional sensor.
机译:[[摘要]]在本文中,我们提出了一种对低光强度具有更好灵敏度的CMOS图像传感器设计。此功能是通过多分辨率模数转换器(ADC)实现的。这样,可以对传感器单元的光电特性进行微调。还提出了一种用于实现所需ADC的具有成本效益的架构。这种架构可缩短转换时间并减小面积。具有布局后精度的仿真环境被纳入以证明其优势。它表明,与传统传感器相比,可以捕获更多图像。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号