首页> 外文OA文献 >Using a statistical metrology framework to identify systematic and random sources of die- and wafer-level ILD thickness variation in CMP processes
【2h】

Using a statistical metrology framework to identify systematic and random sources of die- and wafer-level ILD thickness variation in CMP processes

机译:使用统计计量框架来识别CMP工艺中管芯和晶圆级ILD厚度变化的系统和随机来源

摘要

[[abstract]]A statistical metrology framework is used to identify systematic and random sources of interconnect structure (ILD thickness) variation. Electrical and physical measurements, TCAD simulations, design of experiments, signal processing, and statistical analysis are integrated via statistical metrology to deconvolve ILD thickness variation into constituent variation sources. In this way, insight into planarization variation is enabled; for a representative CMP process we find that die-level neighborhood interactions are comparable to die-level feature-dependent effects, and within each die, die-level variation is greater than wafer-level variation. The characterization of variation sources via statistical metrology is critical for improved process control, interconnect simulation, and robust circuit design
机译:[[摘要]]统计计量框架用于识别互连结构(ILD厚度)变化的系统性随机源。电气和物理测量,TCAD模拟,实验设计,信号处理和统计分析通过统计计量进行集成,以将ILD厚度变化反卷积为组成变化源。这样,就可以洞察平面化变化;对于具有代表性的CMP工艺,我们发现管芯级邻域相互作用可与管芯级特征相关效应相媲美,并且在每个管芯内,管芯级差异大于晶圆级差异。通过统计计量学表征变化源对于改进过程控制,互连仿真和稳健的电路设计至关重要

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号