首页> 外文OA文献 >Stress Analysis for Chip Scale Packages with Embedded Active Devices under Thermal Cycling
【2h】

Stress Analysis for Chip Scale Packages with Embedded Active Devices under Thermal Cycling

机译:热循环下嵌入式有源器件芯片级封装的应力分析

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

One of the main challenges in the electronics manufacturing and packaging development is how to integrate more functions inside the same or even smaller size. To meet the demand for higher integration, the interest toward passive and active component embedding has been increasing during the past few years. One of the main reasons for the growing interest toward embedded active components, in addition to demand for higher packaging density, is the need for better electrical performance of the component assemblies. However, it is little known how embedded IC and passives affect the reliability of IC packaging.Solder joints have been used in the electronic industry as both structural and electrical interconnections between electronic packages and printed circuit boards (PCB). When solder joints are under thermal cyclic loading, mismatch in coefficients of thermal expansion (CTE) between the printed circuit boards and the solder balls creates thermal strains and stresses on the joints, which may finally result in cracking. Consequently, the mechanical interconnection is lost, leading to electrical failures (such as hard/intermittent open, parametric failure), which in turn causes malfunction of the circuit or whole system.When a die is embedded into a substrate, Youngu27s modulus of the die is larger than one of the core of the substrate and the CTEs of the die is smaller than those of the substrate. As a result, mismatch in coefficients of thermal expansions (CTE) between the substrate with the embedded device and the solder balls may increase.In the present study, the stress of chip scale packages (CSP) with an embedded die under thermal cycling conditions is evaluated using the finite element method. The viscoplastic model for solders including matrix dislocation mechanism and grain boundary sliding model developed by Yi et al. (2002) is employed.
机译:电子制造和封装开发的主要挑战之一是如何在相同甚至更小的尺寸内集成更多功能。为了满足更高集成度的需求,在过去的几年中,人们对无源和有源组件嵌入的兴趣不断增长。除了对更高的封装密度的需求之外,对嵌入式有源组件的兴趣日益增长的主要原因之一是需要组件的更好的电气性能。然而,鲜为人知的是嵌入式IC和无源器件如何影响IC封装的可靠性。焊接接头已在电子工业中用作电子封装与印刷电路板(PCB)之间的结构和电气互连。当焊点处于热循环载荷下时,印刷电路板和焊球之间的热膨胀系数(CTE)不匹配会在焊点上产生热应变和应力,最终可能导致破裂。因此,失去了机械互连,导致电气故障(例如硬/间歇性开路,参数故障),进而导致电路或整个系统出现故障。当将裸片嵌入衬底时,杨氏模量为管芯大于衬底的核心之一,并且管芯的CTE小于衬底的CTE。结果,带有嵌入式器件的基板和焊球之间的热膨胀系数(CTE)的不匹配可能会增加。在本研究中,带有嵌入式芯片的芯片级封装(CSP)在热循环条件下的应力为使用有限元方法进行评估。 Yi等人开发的焊料的粘塑性模型包括基体位错机制和晶界滑动模型。 (2002)被雇用。

著录项

  • 作者

    Yeo Hyunwook;

  • 作者单位
  • 年度 2014
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号