首页> 外文OA文献 >TESTCHIP: a chip for weighted random pattern generation, evaluation, and test control
【2h】

TESTCHIP: a chip for weighted random pattern generation, evaluation, and test control

机译:TEsTCHIp:用于加权随机模式生成,评估和测试控制的芯片

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In self-testable circuits, additional hardware is incorporated for generating test patterns and evaluating test responses. A built-off test strategy is presented which moves the additional hardware to a programmable extra chip. This is a low-cost test strategy in three ways: (1) the use of random patterns eliminates the expensive test-pattern computation; (2) a microcomputer and an ASIC (application-specific IC) replace the expensive automatic test equipment; and (3) the design for testability overhead is minimized. The presented ASIC generates random patterns, applies them to a circuit under test, and evaluates the test responses by signature analysis. It contains a hardware structure that can produce weighted random patterns corresponding to multiple programmable distributions. These patterns give a high fault coverage and allow short test lengths. A wide range of circuits can be tested as the only requirement is a scan path and no other test structures have to be built in.
机译:在自测电路中,并入了额外的硬件,用于生成测试模式和评估测试响应。提出了一种内置测试策略,该策略可将附加硬件移至可编程的附加芯片。这是一种低成本的测试策略,主要体现在以下三种方面:(1)随机模式的使用消除了昂贵的测试模式计算; (2)微型计算机和ASIC(专用IC)代替了昂贵的自动测试设备; (3)将可测试性开销的设计最小化。所提供的ASIC生成随机模式,将其应用于被测电路,并通过签名分析评估测试响应。它包含一个硬件结构,可以产生对应于多个可编程分布的加权随机模式。这些模式可提供较高的故障覆盖率并允许较短的测试时间。可以测试各种各样的电路,因为唯一的要求就是扫描路径,而无需内置其他测试结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号