首页> 外文OA文献 >A simple model of EMI-induced timing jitter in digital circuits, its statistical distribution and its effect on circuit performance
【2h】

A simple model of EMI-induced timing jitter in digital circuits, its statistical distribution and its effect on circuit performance

机译:数字电路中EmI引起的定时抖动的简单模型,其统计分布及其对电路性能的影响

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A simple model has been developed to characterize electromagnetic interference induced timing variations (jitter) in digital circuits. The model is based on measurable switching parameters of logic gates, and requires no knowledge of the internal workings of a device. It correctly predicts not only the dependence of jitter on the amplitude, modulation depth and frequency of the interfering signal, but also its statistical distribution. The model has been used to calculate the immunity level and bit error rate of a synchronous digital circuit subjected to radio frequency interference, and to compare the electromagnetic compatibility performance of fast and slow logic devices in such a circuit.
机译:已经开发出一种简单的模型来表征数字电路中电磁干扰引起的时序变化(抖动)。该模型基于逻辑门的可测量开关参数,并且不需要了解设备的内部工作原理。它不仅可以正确预测抖动对干扰信号的幅度,调制深度和频率的依赖性,还可以正确预测其统计分布。该模型已用于计算受到射频干扰的同步数字电路的抗扰度和误码率,并比较该电路中快速和慢速逻辑器件的电磁兼容性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号