首页> 外文OA文献 >A soft processor overlay with tightly-coupled FPGA accelerator
【2h】

A soft processor overlay with tightly-coupled FPGA accelerator

机译:软处理器覆盖,具有紧密耦合的FpGa加速器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

FPGA overlays are commonly implemented as coarse-grained reconfigurable architectures with a goal to improve designers’ productivity through balancing flexibility and ease of configuration of the underlying fabric. To truly facilitate full application acceleration, it is often necessary to also include a highly efficient processor that integrates and collaborates with the accelerators while maintaining the benefits of being implemented within the same overlay framework. This paper presents an open-source soft processor that is designed to tightly-couple with FPGA accelerators as part of an overlay framework. RISC-V is chosen as the instruction set for its openness and portability, and the soft processor is designed as a 4-stage pipeline to balance resource consumption and performance when implemented on FPGAs. The processor is generically implemented so as to promote design portability and compatibility across different FPGA platforms. Experimental results show that integrated software-hardware applications using the proposed tightly-coupled architecture achieve comparable performance as hardware-only accelerators while the proposed architecture provides additional run-time flexibility. The processor has been synthesized to both low-end and high-performance FPGA families from different vendors, achieving the highest frequency of 268:67MHz and resource consumption comparable to existing RISC-V designs.
机译:FPGA覆盖通常实现为粗粒度可重配置架构,其目标是通过平衡底层结构的灵活性和易配置性来提高设计人员的生产率。为了真正促进全面的应用程序加速,通常还需要包括一个高效的处理器,该处理器与加速器集成并协作,同时保持在同一覆盖框架内实现的好处。本文介绍了一种开放源代码的软处理器,该软件旨在与FPGA加速器紧密结合,作为覆盖框架的一部分。选择RISC-V作为其开放性和可移植性的指令集,并且将软处理器设计为4级流水线,以平衡在FPGA上实现时的资源消耗和性能。该处理器一般实现,以促进跨不同FPGA平台的设计可移植性和兼容性。实验结果表明,使用建议的紧密耦合体系结构的集成软件-硬件应用程序可实现与仅硬件加速器相当的性能,而建议的体系结构提供了额外的运行时灵活性。该处理器已被综合到来自不同供应商的低端和高性能FPGA系列中,实现了268:67MHz的最高频率,并且资源消耗与现有RISC-V设计相当。

著录项

  • 作者

    So HKH; Liu C; Ng HC;

  • 作者单位
  • 年度 2016
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号