首页> 外文OA文献 >A soft coarse-grained reconfigurable array based high-level synthesis methodology: Promoting design productivity and exploring extreme FPGA frequency
【2h】

A soft coarse-grained reconfigurable array based high-level synthesis methodology: Promoting design productivity and exploring extreme FPGA frequency

机译:基于软粗粒度可重构阵列的高级综合方法​​:提高设计效率并探索极高的FpGa频率

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Compared to the use of a typical software development flow, the productivity of developing FPGA-based compute applications remains much lower. Although the use of high-level synthesis (HLS) tools may partly alleviate this shortcoming, the lengthy low-level FPGA implementation process remains a major obstacle to high productivity computing, limiting the number of compile-debug-edit cycles per day. Furthermore, high-level application developers often lack the intimate hardware engineering experience that is needed to achieve high performance on FPGAs, therefore undermining their usefulness as accelerators. To address the productivity and performance problems, a HLS methodology that utilizes soft coarse-grained reconfigurable arrays (SCGRAs) as an intermediate compilation step is presented. Instead of compiling high-level applications directly to circuits, the compilation process is reduced to an operation scheduling task targeting the SCGRA. © 2013 IEEE.
机译:与使用典型软件开发流程相比,开发基于FPGA的计算应用程序的生产率仍然低得多。尽管使用高级综合(HLS)工具可以部分缓解此缺点,但是冗长的低级FPGA实现过程仍然是高生产率计算的主要障碍,限制了每天的编译-调试-编辑周期的数量。此外,高级应用程序开发人员通常缺乏在FPGA上实现高性能所需的熟悉的硬件工程经验,因此破坏了它们作为加速器的用处。为了解决生产率和性能问题,提出了一种HLS方法,该方法利用软粗粒度可重配置阵列(SCGRA)作为中间编译步骤。代替将高级应用程序直接编译到电路,编译过程简化为针对SCGRA的操作调度任务。 ©2013 IEEE。

著录项

  • 作者

    So HKH; Liu C; Lin CY;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号