首页> 外文OA文献 >Low-power VLSI implementation of the inner receiver for OFDM-based WLAN systems
【2h】

Low-power VLSI implementation of the inner receiver for OFDM-based WLAN systems

机译:用于基于OFDm的WLaN系统的内部接收器的低功率VLsI实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, we propose low-power designs for the synchronizer and channel estimator units of the Inner Receiver in wireless local area network systems. The objective of the work is the optimization, with respect to power, area, and latency, of both the signal processing algorithms themselves and their implementation. Novel circuit design strategies have been employed to realize optimal hardware and power efficient architectures for the fast Fourier transform, arc tangent computation unit, numerically controlled oscillator, and the decimation filters. The use of multiple clock domains and clock gating reduces the power consumption further. These blocks have been integrated into an experimental digital baseband processor for the IEEE 802.11a standard implemented in the 0.25mum- 5-metal layer BiCMOS technology from Institute for High Performance Microelectronics
机译:在本文中,我们为无线局域网系统中内部接收器的同步器和信道估计器单元提出了低功耗设计。这项工作的目的是针对信号处理算法本身及其实现在功率,面积和等待时间方面进行优化。已经采用新颖的电路设计策略来实现用于快速傅立叶变换,反正切计算单元,数控振荡器和抽取滤波器的最佳硬件和节能架构。多个时钟域和时钟门控的使用进一步降低了功耗。这些模块已集成到针对802.11m标准的实验数字基带处理器中,该标准在高性能微电子研究所的0.25μm-5金属层BiCMOS技术中实现

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号