首页> 外文OA文献 >Effects of Neglecting Carrier Tunneling on Electrostatic Potential in Calculating Direct Tunneling Gate Current in Deep Submicron MOSFETs
【2h】

Effects of Neglecting Carrier Tunneling on Electrostatic Potential in Calculating Direct Tunneling Gate Current in Deep Submicron MOSFETs

机译:作者:张莹莹,王汝传,闫澍旺,电力电子技术pOWER ELECTRONICs深亚微米mOsFET中忽略载流子隧穿对静电势的影响

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We investigate the validity of the assumption of neglecting carrier tunneling effects on self-consistent electrostatic potential in calculating direct tunneling gate current in deep submicron MOSFETs. Comparison between simulated and experimental results shows that for accurate modeling of direct tunneling current, tunneling effects on potential profile need to be considered. The relative error in gate current due to neglecting carrier tunneling is higher at higher gate voltages and increases with decreasing oxide thickness. We also study the direct tunneling gate current in MOSFETs with high- gate dielectrics.
机译:我们研究了在计算深亚微米MOSFET中的直接隧穿栅极电流时忽略载流子隧穿对自洽静电势的假设的有效性。仿真结果与实验结果之间的比较表明,为了对直接隧穿电流进行精确建模,需要考虑隧穿对电势分布的影响。在较高的栅极电压下,由于忽略载流子隧穿而导致的栅极电流的相对误差较高,并且随着氧化物厚度的减小而增大。我们还研究了具有高栅极电介质的MOSFET中的直接隧穿栅极电流。

著录项

  • 作者

    Hakim M. M. A.; Haque A.;

  • 作者单位
  • 年度 2003
  • 总页数
  • 原文格式 PDF
  • 正文语种 {"code":"en","name":"English","id":9}
  • 中图分类

相似文献

  • 外文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号