首页> 外文OA文献 >Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation
【2h】

Behavioral fault modeling and simulation using VHDL-AMS to speed-up analog fault simulation

机译:使用VHDL-ams进行行为故障建模和仿真,以加速模拟故障仿真

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

One of the main requirements for generating test patterns for analog and mixed-signal circuits is fast fault simulation. Analog fault simulation is much slower than the digital equivalent. This is due to the fact that digital circuit simulators use less complex algorithms compared with transistor-level simulators. Two of the techniques to speed up analog fault simulation are: fault dropping/collapsing, in which faults that have similar circuit responses compared with the fault-free circuit response and/or with another faulty circuit response are considered equivalent; and behavioral/macro modeling, whereby parts of the circuit are modeled at a more abstract level, therefore reducing the complexity and the simulation time. This paper discusses behavioral fault modeling to speed-up fault simulation for analog circuits.
机译:快速故障仿真是生成模拟和混合信号电路测试图的主要要求之一。模拟故障仿真比数字故障仿真慢得多。这是由于与晶体管级仿真器相比,数字电路仿真器使用的算法不太复杂。两种加速模拟故障仿真的技术是:故障下降/崩溃,其中与无故障电路响应和/或与另一故障电路响应相比,具有相似电路响应的故障被认为是等效的;行为/宏建模,从而可以在更抽象的层次上对电路的各个部分进行建模,从而降低了复杂性和仿真时间。本文讨论了行为故障建模,以加快模拟电路的故障仿真速度。

著录项

  • 作者

    Kilic Y; Zwolinski M;

  • 作者单位
  • 年度 2004
  • 总页数
  • 原文格式 PDF
  • 正文语种 {"code":"en","name":"English","id":9}
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号