首页> 外文OA文献 >All-digital self-adaptive PVTA variation aware clock generation system for DFS
【2h】

All-digital self-adaptive PVTA variation aware clock generation system for DFS

机译:用于DFs的全数字自适应pVTa变化感知时钟生成系统

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

An all-digital self-adaptive clock generation system capable of adapt the clock frequency to compensate the effects of PVTA variations on the IC propagation delay and satisfy an externally set propagation length condition is presented. The design uses time-to-digital converters (TDCs) to measure the propagation length and a variable length ring oscillator (VLRO) to synthesize the clock signal. The VLRO naturally adapts its frequency to the PVTA variations suffered by its logic gates while the TDCs are used to track these variations across the chip and modify the VLRO length in order to adapt the clock frequency to them. The system measurements, for a 45nm FPGA, show that it adapts the VLRO length, and therefore the clock frequency, to satisfy the propagation length condition. Measurements also prove the system capabilities to act as a dynamic frequency scaling clock source since the propagation length condition value act as a frequency selection input and a strong linear relation between the input value and the resultant clock period is present.
机译:提出了一种全数字自适应时钟生成系统,该系统能够调整时钟频率以补偿PVTA变化对IC传播延迟的影响并满足外部设置的传播长度条件。该设计使用时间数字转换器(TDC)来测量传播长度,并使用可变长度环形振荡器(VLRO)来合成时钟信号。 VLRO自然地使其频率适应其逻辑门所遭受的PVTA变化,而TDC用于跟踪芯片上的这些变化并修改VLRO长度,以使其适应时钟频率。对于45nm FPGA的系统测量表明,它可以适应VLRO长度,因此可以适应时钟频率,从而满足传播长度条件。测量也证明了系统具有动态频率定标时钟源的功能,因为传播长度条件值用作频率选择输入,并且输入值与结果时钟周期之间存在很强的线性关系。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号