首页> 外文OA文献 >Turtle Logic: A new probabilistic design methodology of nanoscale digital circuits
【2h】

Turtle Logic: A new probabilistic design methodology of nanoscale digital circuits

机译:Turtle Logic:一种新的纳米级数字电路概率设计方法

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

As devices and operating voltages are scaled down, future circuits will be plagued by higher soft error rates, reduced noise margins and defective devices. A key challenge for the\udfuture technologies is to retain circuit reliability in the presence of faults and noise. The Turtle Logic (TL) is a new probabilistic logic method based on port redundancy and complementary data, oriented to emerging and beyond CMOS technologies. The TL is a technology independent method, which aims to improve tolerance to errors due to noise in single gates, logic blocks or\udfunctional units. The TL operation is based on the consistency relation of redundant inputs. In case of discrepancy, the output\udof the system keeps the previous value, therefore avoiding the propagation of incorrect inputs. Simulations show an excellent performance of TL in the presence of large random noise at the inputs, as well as intrinsic noise (thermal noise and flicker noise) and shot noise in the power source.
机译:随着器件和工作电压的降低,未来的电路将受到更高的软错误率,降低的噪声容限和有缺陷的器件的困扰。未来技术的关键挑战是在存在故障和噪声的情况下保持电路可靠性。 Turtle Logic(TL)是一种新的概率逻辑方法,基于端口冗余和互补数据,面向新兴的CMOS技术。 TL是一种与技术无关的方法,旨在提高对单门,逻辑块或\功能单元中的噪声引起的错误的容忍度。 TL操作基于冗余输入的一致性关系。如果出现差异,系统的输出\ ud将保留先前的值,从而避免传播错误的输入。仿真显示,在输入端存在较大的随机噪声以及电源中的固有噪声(热噪声和闪烁噪声)和散粒噪声的情况下,TL具有出色的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号