首页> 外文OA文献 >Improving early design stage timing modeling in multicore based real-time systems
【2h】

Improving early design stage timing modeling in multicore based real-time systems

机译:改进基于多核的实时系统中的早期设计时序建模

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents a modelling approach for the timing behavior of real-time embedded systems (RTES) in early design phases. The model focuses on multicore processors - accepted as the next computing platform for RTES - and in particular it predicts the contention tasks suffer in the access to multicore on-chip shared resources. The model\udpresents the key properties of not requiring the application's source code or binary and having high-accuracy and low overhead. The former is of paramount importance in those common scenarios in which several software suppliers work in parallel implementing different applications for a system integrator, subject to different intellectual property (IP) constraints. Our model helps reducing the risk of exceeding the assigned budgets for each application in late design\udstages and its associated costs.
机译:本文为早期嵌入式设计阶段的实时嵌入式系统(RTES)的时序行为提供了一种建模方法。该模型着重于多核处理器-已被接受为RTES的下一个计算平台-尤其是它预测了访问多核片上共享资源时的竞争任务。该模型表示不需要应用程序的源代码或二进制文件且具有高精度和低开销的关键特性。在一些常见的情况下,前者至关重要,在这种情况下,多个软件供应商会为系统集成商并行实施不同的应用程序,并受不同的知识产权(IP)约束。我们的模型有助于降低在后期设计\后期阶段为每个应用程序分配超出预算的风险及其相关成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号