首页> 外文OA文献 >Test-Architecture Optimization and Test Scheduling for SOCs with Core-Level Expansion of Compressed Test Patterns
【2h】

Test-Architecture Optimization and Test Scheduling for SOCs with Core-Level Expansion of Compressed Test Patterns

机译:具有核心级扩展压缩测试模式的sOC的测试架构优化和测试调度

摘要

Theever-increasing test data volume for core-based system-on-chip(SOC) integrated circuits is resulting in high test times andexcessive tester memory requirements. To reduce both test time andtest data volume, we propose a technique for test-architectureoptimization and test scheduling that is based on core-levelexpansion of compressed test patterns. For each wrapped embeddedcore and its decompressor, we show that the test time does notdecrease monotonically with the width of test access mechanism(TAM) at the decompressor input. We optimize the wrapper anddecompressor designs for each core, as well as the TAM architectureand the test schedule at the SOC level. Experimental results forSOCs crafted from several industrial cores demonstrate that theproposed method leads to significant reduction in test data volumeand test time, especially when compared to a method that does notrely on core-level decompression of patterns.
机译:基于内核的片上系统(SOC)集成电路的测试数据量不断增加,导致测试时间延长和测试仪内存需求过多。为了减少测试时间和测试数据量,我们提出了一种基于压缩测试模式的核心级扩展的测试体系结构优化和测试计划的技术。对于每个包裹的嵌入式核心及其解压缩器,我们表明测试时间不会随解压缩器输入处的测试访问机制(TAM)的宽度单调减少。我们优化了每个内核的包装和解压缩器设计,以及SOC级别的TAM架构和测试计划。由多个工业核心制作的SOC的实验结果表明,所提出的方法可显着减少测试数据量和测试时间,尤其是与不依赖于核心层模式压缩的方法相比时。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号