首页> 外文OA文献 >Benchmarking of Standard-Cell Based Memories in the sub-VT Domain in 65-nm CMOS Technology
【2h】

Benchmarking of Standard-Cell Based Memories in the sub-VT Domain in 65-nm CMOS Technology

机译:基于标准单元的存储器在65nm CmOs技术的子VT域中的基准测试

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, standard-cell based memories (SCMs)are proposed as an alternative to full-custom sub-VT SRAM macros for ultra-low-power systems requiring small memory blocks. The energy per memory access as well as the maximum achievable throughput in the sub-VT domain of various SCM architectures are evaluated by means of a gate-level sub-VT characterization model, building on data extracted from fully placed, routed, and back-annotated netlists. The reliable operation at the energy-minimum voltage of the various SCM architectures in a 65-nm CMOS technology considering within-die process parameter variations is demonstrated by means of Monte Carlo circuit simulation. Finally, the energy per memory access, the achievable throughput, and the area of the best SCM architecture are compared to recent sub-VT SRAM designs.
机译:在本文中,提出了基于标准单元的存储器(SCM),以替代需要小存储块的超低功耗系统的全定制sub-VT SRAM宏。通过从完全放置,路由和反向提取的数据中提取的门级sub-VT特征模型,评估各种SCM架构的sub-VT域中每存储器访问的能量以及最大可达到的吞吐量。带注释的网表。通过蒙特卡洛电路仿真,证明了考虑芯片内工艺参数变化的65nm CMOS技术中各种SCM架构在能量最小电压下的可靠运行。最后,将每存储器访问的能量,可实现的吞吐量以及最佳SCM架构的面积与最新的sub-VT SRAM设计进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号