首页> 外文OA文献 >Reducing data dependent jitter utilising adaptive FIR pre-emphasis in 0.18 μm CMOS
【2h】

Reducing data dependent jitter utilising adaptive FIR pre-emphasis in 0.18 μm CMOS

机译:利用0.18μmCmOs中的自适应FIR预加重减少数据相关抖动

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Due to advances of technology in multimedia applications in recent years, the demand for high user end bandwidth point to point links has increased significantly. Jitter requirements have become ever more stringent with the increase in high speed serial link data rates. The introduced jitter severely degrades the performance of the high speed serial link. This paper introduces an adaptive FIR pre-emphasis technique as a means to alleviate the problem of limitedoff-chip bandwidth introducing data dependant jitter. Mathematical as well as SPICE simulation results are presented, together with the implemented integrated circuit layouts of the novel 0.18 μm CMOS implementation. Limited results from the experimentally tested IC are also presented and discussed. The adaptive pre-emphasis technique employed results in a simulated data dependant jitter reduction to less than 12.5 % of a unit interval at a data rate of 5 Gb/s and a modelled 30” FR-4 backplane copper channel.
机译:由于近年来多媒体应用中技术的进步,对高用户端带宽点对点链路的需求已大大增加。随着高速串行链路数据速率的增加,抖动要求变得越来越严格。引入的抖动严重降低了高速串行链路的性能。本文介绍了一种自适应FIR预加重技术,以缓解芯片外带宽受限(引入数据相关抖动)的问题。介绍了数学和SPICE仿真结果,以及新颖的0.18μmCMOS实现的实现的集成电路布局。还介绍并讨论了经过实验测试的IC的有限结果。所采用的自适应预加重技术可在5 Gb / s的数据速率和30英寸FR-4背板建模铜通道的情况下,将与数据相关的模拟抖动降低到小于单位间隔的12.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号