首页> 外文OA文献 >Combining Error-Correcting Codes and Decision Diagrams for the Design of Fault-Tolerant Logic
【2h】

Combining Error-Correcting Codes and Decision Diagrams for the Design of Fault-Tolerant Logic

机译:将纠错码与决策图结合起来设计容错逻辑

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In modern logic circuits, fault-tolerance is increasingly important, since even atomic-scale imperfections can result in circuit failures as the size of the components is shrinking. Therefore, in addition to existing techniques for providing fault-tolerance to logic circuits, it is important to develop new techniques for detecting and correcting possible errors resulting from faults in the circuitry.Error-correcting codes are typically used in data transmission for error detection and correction. Their theory is far developed, and linear codes, in particular, have many useful properties and fast decoding algorithms. The existing fault-tolerance techniques utilizing error-correcting codes require less redundancy than other error detection and correction schemes, and such techniques are usually implemented using special decoding circuits.Decision diagrams are an efficient graphical representation for logic functions, which, depending on the technology, directly determine the complexity and layout of the circuit. Therefore, they are easy to implement.In this thesis, error-correcting codes are combined with decision diagrams to obtain a new method for providing fault-tolerance in logic circuits. The resulting method of designing fault-tolerant logic, namely error-correcting decision diagrams, introduces redundancy already to the representations of logic functions, and as a consequence no additional checker circuits are needed in the circuit layouts obtained with the new method. The purpose of the thesis is to introduce this original concept and provide fault-tolerance analysis for the obtained decision diagrams.The fault-tolerance analysis of error-correcting decision diagrams carried out in this thesis shows that the obtained robust diagrams have a significantly reduced probability for an incorrect output in comparison with non-redundant diagrams. However, such useful properties are not obtained without a cost, since adding redundancy also adds complexity, and consequently better error-correcting properties result in increased complexity in the circuit layout. /Kir11
机译:在现代逻辑电路中,容错性变得越来越重要,因为随着元件尺寸的缩小,甚至原子级的缺陷也会导致电路故障。因此,除了现有的为逻辑电路提供容错的技术外,重要的是开发新的技术来检测和纠正由电路故障引起的可能的错误。纠错码通常用于数据传输中以进行错误检测和纠正。更正。它们的理论发展很深,尤其是线性码具有许多有用的特性和快速解码算法。现有的利用纠错码的容错技术比其他检错和纠错方案所需的冗余度要低,因此此类技术通常使用特殊的解码电路来实现。决策图是逻辑功能的有效图形表示,具体取决于技术,直接确定电路的复杂性和布局。因此,它们易于实现。本文将纠错码与决策图相结合,从而获得一种提供逻辑电路容错能力的新方法。设计容错逻辑的结果方法,即纠错决策图,已经在逻辑功能的表示中引入了冗余,因此在通过新方法获得的电路布局中不需要其他检查电路。本文的目的是介绍这一原始概念,并为所获得的决策图提供容错分析。本文对纠错决策图进行的容错分析表明,所获得的鲁棒图大大降低了概率。与非冗余图相比,输出不正确。但是,由于增加了冗余也增加了复杂性,因此不能无偿地获得这种有用的特性,因此更好的纠错特性导致电路布局的复杂性增加。 / Kir11

著录项

  • 作者

    Astola Helena;

  • 作者单位
  • 年度 2011
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号