首页> 外文OA文献 >Highly linear low voltage low power CMOS LNA
【2h】

Highly linear low voltage low power CMOS LNA

机译:高线性低电压低功耗CMOS LNA

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。
获取外文期刊封面目录资料

摘要

A highly linear, low voltage, low power, low noise amplifier (LNA) using a novel nonlinearity cancellation technique is presented in this paper. Parallel Inductor (PI) matching is used to increase LNA gain by 3dB at the desired frequency. The linear LNA was designed and simulated in a TSMC 0.18μm CMOS process at 5GHz frequency. By employing the proposed technique, the IIP3 is improved by 12dB in contrast to the conventional folded cascode LNA, reaching −1dBm without having any significant effect on the other LNA parameters such as gain, NF and also power consumption. The proposed LNA also delivers a voltage gain (S21) of 12.25dB with a noise figure of 3.5dB, while consuming only 1.28mW of DC power with a low supply voltage of 0.6V.
机译:本文提出了一种使用新型非线性消除技术的高线性度,低电压,低功耗,低噪声放大器(LNA)。并联电感(PI)匹配用于在所需频率下将LNA增益提高3dB。线性LNA是在5GHz频率的TSMC0.18μmCMOS工艺中设计和仿真的。通过采用提出的技术,与传统的折叠共源共栅LNA相比,IIP3改善了12dB,达到-1dBm,而对其他LNA参数(如增益,NF和功耗)没有任何重大影响。拟议的LNA还可提供12.25dB的电压增益(S21)和3.5dB的噪声系数,同时在0.6V的低电源电压下仅消耗1.28mW的DC电源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号