首页> 外文OA文献 >A 10-bit 50 mega-samples-per-second pipelined analog-to-digital converter
【2h】

A 10-bit 50 mega-samples-per-second pipelined analog-to-digital converter

机译:10位每秒50兆采样的流水线模数转换器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Most of modern communication devices are implemented on portable systems powered by a battery with limited energy. Due to their dependence on batteries, some efforts have to be made to minimize the power consumption of these devices. One of the approaches is to use low power analog-to-digital converter (ADC). This thesis focuses on the design implementation of low power pipelined ADC for wireless communication system. The pipelined ADC was realized using 1.5-bit per-stage structures with digital error correction. For power reduction, dedicated front-end sample-and-hold circuit used in conventional pipelined ADC architecture is removed. Furthermore, power analysis has been performed using MATLAB® to assist in determining the best stage resolution in pipelined stages. A dynamic comparator is employed to optimize further the power consumption in pipelined stages. This low power pipelined ADC is implemented using Siltera’s 0.18µm, 1.8-3.3V complementary metal oxide semiconductor process, with double layer poly-silicon and five metal layers. The designed pipelined ADC exhibits a 10-bit resolution at 50 Mega-Sample per-second and 50.82dB signal to noise and distortion ratio with an effective number of bits of 8.15-bit. The differential non-linearity (DNL) and the integral non-linearity (INL) are ±1 least-significant of bits (LSB). The power consumption is 97mW from a 3V supply and the entire area of the pipelined ADC including input and output pads is 2.4mm2.
机译:大多数现代通信设备都是在电池供电的便携式系统上实现的,能量有限。由于它们对电池的依赖性,必须做出一些努力以最小化这些设备的功耗。方法之一是使用低功耗模数转换器(ADC)。本文重点研究了用于无线通信系统的低功耗流水线ADC的设计实现。流水线ADC是使用1.5位每级结构和数字误差校正实现的。为了降低功耗,去除了传统流水线ADC架构中使用的专用前端采样保持电路。此外,已经使用MATLAB®进行了功率分析,以帮助确定流水线级中的最佳级分辨率。采用动态比较器进一步优化流水线级的功耗。这款低功耗流水线ADC使用Siltera的0.18µm,1.8-3.3V互补金属氧化物半导体工艺实现,具有双层多晶硅和五层金属层。设计的流水线ADC具有每秒50兆采样的10位分辨率和50.82dB的信噪比和失真比,有效位数为8.15位。差分非线性(DNL)和积分非线性(INL)为±1位最低有效位(LSB)。 3V电源的功耗为97mW,流水线ADC的整个面积(包括输入和输出焊盘)为2.4mm2。

著录项

  • 作者

    Yusoff Yuzman;

  • 作者单位
  • 年度 2010
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号