首页> 外文OA文献 >On-demand block-level address mapping in large-scale NAND flash storage systems
【2h】

On-demand block-level address mapping in large-scale NAND flash storage systems

机译:大规模NAND闪存存储系统中的按需块级地址映射

摘要

The density of flash memory chips has doubled every two years in the past decade and the trend is expected to continue. The increasing capacity of NAND flash memory leads to large RAM footprint on address mapping management. This paper proposes a novel Demand-based block-level Address mapping scheme with a two-level Caching mechanism (DAC) for large-scale NAND flash storage systems. The objective is to reduce RAM footprint without excessively compromising system response time. In our technique, the block-level address mapping table is stored in fixed pages (called the translation pages) in the flash memory. Considering temporal locality that workloads exhibit, we maintain one cache in RAM to store the on-demand address mapping entries. Meanwhile, by exploring both spatial locality and access frequency of workloads with another two caches, the second-level cache is designed to cache selected translation pages. In such a way, both the most-frequently-accessed and sequentially accessed address mapping entries can be stored in the cache so the cache hit ratio can be increased and the system response time can be improved. To the best of our knowledge, this is the first work to reduce the RAM cost by employing the demand-based approach on block-level address mapping schemes. The experiments have been conducted on a real embedded platform. The experimental results show that our technique can effectively reduce the RAM footprint while maintaining similar average system response time compared with previous work.
机译:在过去的十年中,闪存芯片的密度每两年翻一番,并且这种趋势有望继续。 NAND闪存容量的增加导致地址映射管理的RAM占用量大。本文针对大型NAND闪存系统,提出了一种具有两级缓存机制(DAC)的基于需求的块级地址映射方案。目的是在不过度牺牲系统响应时间的情况下减少RAM占用空间。在我们的技术中,块级地址映射表存储在闪存中的固定页面(称为转换页面)中。考虑到工作负载表现出的时间局部性,我们在RAM中维护一个缓存来存储按需地址映射条目。同时,通过使用另外两个缓存来探索工作负载的空间局部性和访问频率,二级缓存旨在缓存选定的翻译页面。这样,可以将最常访问的地址映射条目和最先访问的地址映射条目都存储在缓存中,因此可以增加缓存命中率,并可以改善系统响应时间。据我们所知,这是在块级地址映射方案上采用基于需求的方法来降低RAM成本的第一项工作。实验是在真实的嵌入式平台上进行的。实验结果表明,与以前的工作相比,我们的技术可以有效减少RAM占用空间,同时保持类似的平均系统响应时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号