首页> 外文OA文献 >Compiler-assisted leakage-aware loop scheduling for embedded VLIW DSP processors
【2h】

Compiler-assisted leakage-aware loop scheduling for embedded VLIW DSP processors

机译:嵌入式VLIW DSP处理器的编译器辅助的泄漏感知循环调度

摘要

As feature size shrinks, leakage energy consumption has become an important concern. In this paper, we develop a compiler-assisted instruction-level scheduling technique to reduce leakage energy consumption for applications with loops on VLIW architecture. In the proposed technique, we obtain the schedule with minimum leakage energy from the ones that are generated by repeatedly regrouping a loop based on rotation scheduling and bipartite-matching. We conduct experiments on a set of benchmarks from DSPstone, Mediabench, Netbench, and MiBench based on the power model of the VLIW processors. The results show that our algorithm can achieve significant leakage energy saving compared with the previous work.
机译:随着特征尺寸的缩小,泄漏能量的消耗已经成为重要的关注点。在本文中,我们开发了一种编译器辅助的指令级调度技术,以减少VLIW体系结构上带有循环的应用程序的泄漏能耗。在提出的技术中,我们从通过旋转调度和二分匹配的方法将循环重复重组而产生的泄漏能量最小的调度中获取调度。我们基于VLIW处理器的功耗模型,对DSPstone,Mediabench,Netbench和MiBench的一组基准进行了实验。结果表明,与以前的工作相比,我们的算法可以节省大量的泄漏能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号