首页> 外文OA文献 >Real-time loop scheduling with leakage energy minimization for embedded VLIW DSP processors
【2h】

Real-time loop scheduling with leakage energy minimization for embedded VLIW DSP processors

机译:嵌入式VLIW DSP处理器的实时环路调度,可将泄漏能量降至最低

摘要

In this paper, we develop a novel real-time instruction-level loop scheduling technique to reduce leakage energy consumption for applications with loops on VLIW architecture. We first prove that the scheduling problem with the minimum leakage energy consumption within a timing constraint is NP-complete. Then, LEMLS (leakage energy minimization loop scheduling) algorithm is designed to repeatedly regroup a loop based on rotation scheduling (Chao et al., 1997), and decrease leakage energy integrating with leakage power reduction mechanism. We conduct experiments on a set of DSP benchmarks based on the power model of the VLIW processors in (Liao et al., 2002). The results show that our algorithm achieves significant leakage energy saving compared with list scheduling and the algorithm in (You et al., 2006).
机译:在本文中,我们开发了一种新颖的实时指令级循环调度技术,以减少VLIW架构上具有循环的应用程序的泄漏能耗。我们首先证明在时序约束内具有最小泄漏能量消耗的调度问题是NP完全的。然后,设计LEMLS(泄漏能量最小化循环调度)算法,基于旋转调度重复地重组循环(Chao等,1997),并结合泄漏功率降低机制降低泄漏能量。我们基于VLIW处理器的功耗模型对一组DSP基准进行了实验(Liao等,2002)。结果表明,与清单调度和(You et al。,2006)中的算法相比,我们的算法可显着节省泄漏能源。

著录项

  • 作者

    Wang M; Shao Z; Xue C; Sha E;

  • 作者单位
  • 年度 2007
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号