首页> 外文OA文献 >Analog and mixed-signal IP cores testing
【2h】

Analog and mixed-signal IP cores testing

机译:模拟和混合信号IP内核测试

摘要

This paper, describes a test approach for Intellectual Property (IP) analog or mixed-signal cores, which may be used in core-based System-on-Chip (SOC) designs. The proposed method comprises a two-phase test design process. Given an analog/mixed-signal IP core, an equivalent fault analysis is carried out in the initial phase. The main aim is to extract useful insights for improving the BIST and DfT designs which to be conducted in the second phase. An early built-in self-test (BIST) method was able to achieve high fault coverage comparable to the traditional scan techniques. In the second phase, we propose to apply an improved version of this method based on the weighted sum of selected node voltages. Besides high fault coverage, the proposed BIST technique only needs an extra testing output pin and only a single DC stimulus is needed to feed at the primary input of the circuit under test (CUT). Hence, the proposed BIST technique is especially suitable for the testing environment of IP cores
机译:本文介绍了一种用于知识产权(IP)模拟或混合信号内核的测试方法,该方法可用于基于内核的片上系统(SOC)设计。所提出的方法包括两阶段的测试设计过程。给定一个模拟/混合信号IP核,在初始阶段就进行了等效的故障分析。主要目的是提取有用的见解,以改进第二阶段要进行的BIST和DfT设计。早期的内置自检(BIST)方法能够实现与传统扫描技术相当的高故障覆盖率。在第二阶段,我们建议基于所选节点电压的加权和应用此方法的改进版本。除了具有较高的故障覆盖率之外,所提出的BIST技术仅需要一个额外的测试输出引脚,并且仅需要一个直流激励就可以在被测电路(CUT)的主输入端供电。因此,提出的BIST技术特别适合IP核的测试环境

著录项

  • 作者

    Wong MWT; Ko KY; Lee YS;

  • 作者单位
  • 年度 2002
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号