首页> 外文OA文献 >A CMOS current-mode full-adder cell for multi-valued logic VLSI
【2h】

A CMOS current-mode full-adder cell for multi-valued logic VLSI

机译:用于多值逻辑VLSI的CMOS电流模式全加法单元

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This thesis describes the design and implementation of a carry save adder cell for multivalued logic VLSI. A four valued system was chosen and the logic was analyzed and minimized using the HAMLET CAD tool. SPICE was used to design and simulate the required behavior of the current mode CMOS circuits. A VLSI test and evaluation integrated circuit was implemented with MAGIC and fabricated through the MOSIS service. The completed IC was tested and evaluated using a specially designed binary to multivalued logic converter and decoder. Engineering modifcations to the original current mode inverter cells used by HAMLET were made leading to significant power savings in a complete design. The fabricated device performed as predicted by SPICE simulation. Exhaustive functional testing produced correct steady-state output signals for all cases of input loadings. Finally, we show HAMLET minimization heuristics are not efficient in the design of adder cells by comparison with an alternative modulo 4 carry save adder cell in current mode CMOS.
机译:本文描述了一种用于多值逻辑VLSI的进位保存加法器单元的设计和实现。选择了四值系统,并使用HAMLET CAD工具分析了逻辑并将其最小化。 SPICE用于设计和模拟电流模式CMOS电路所需的行为。通过MAGIC实现了VLSI测试和评估集成电路,并通过MOSIS服务进行了制造。使用专门设计的二进制至多值逻辑转换器和解码器对完整的IC进行测试和评估。对HAMLET所使用的原始电流模式逆变器单元进行了工程修改,从而在完整设计中节省了大量功率。所制造的器件按SPICE仿真的预测执行。详尽的功能测试针对所有输入负载情况产生了正确的稳态输出信号。最后,通过与当前模式CMOS中的模4进位保存加法器单元进行比较,我们证明了HAMLET最小化启发法在加法器单元设计中效率不高。

著录项

  • 作者

    Barton Robert James;

  • 作者单位
  • 年度 1995
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号