首页> 外文OA文献 >Effects of Temperature in Deep-Submicron Global Interconnect Optimization in Future Technology Nodes
【2h】

Effects of Temperature in Deep-Submicron Global Interconnect Optimization in Future Technology Nodes

机译:温度对未来技术节点中深亚微米全局互连优化的影响

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The resistance of on-chip interconnects and the current drive of transistors are strongly temperature-dependent. As a result, the interconnect performance in Deep-Submicron technologies is affected by temperature in a substantial proportion. In this paper we evaluate thermal effects in global RLC interconnects and quantify their impact in a standard optimization procedure based on repeaters insertion. By evaluating the difference between a simple RC and an accurate RLC model, we show how the temperature induced increase of resistance may reduce the impact of inductance. We also project the evolution of such effects in future CMOS technologies, according to the semiconductor roadmap.
机译:片上互连的电阻和晶体管的电流驱动强烈依赖于温度。结果,深亚微米技术的互连性能在很大程度上受到温度的影响。在本文中,我们评估了基于整体RLC互连的热效应,并在基于中继器插入的标准优化程序中量化了其影响。通过评估简单的RC模型和精确的RLC模型之间的差异,我们展示了温度引起的电阻增加如何减小电感的影响。根据半导体路线图,我们还预测了未来CMOS技术中此类效应的演变。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号