首页> 外文OA文献 >Reducing the memory for iteration-exchanged information and border future metrics in the HomePlug AV turbo decoder implementation
【2h】

Reducing the memory for iteration-exchanged information and border future metrics in the HomePlug AV turbo decoder implementation

机译:在HomePlug AV Turbo解码器实现中减少用于迭代交换信息和边界未来指标的内存

摘要

HomePlug AV is the most successful standard for in home power line communications. To combat non-ideality of the power line channel it includes a double binary turbo forward error correcting scheme. Unfortunately, it is known that the memory required by double binary turbo decoders for iteration-exchanged information is roughly three times the memory required for binary turbo codes. Moreover, high throughput implementations based on border state metric inheritance, require additional memories to store border state metrics from an iteration to the next one. This work faces these two aspects by analyzing compression techniques to reduce the amount of memory required to store both iteration-exchanged information and border future metrics. Experimental simulations show that non-uniform quantization and least significant bits dropping allow for a significant memory reduction (up to 30%) with a bit error rate performance loss of about 0.1 dB and a negligible logic gates overhead.
机译:HomePlug AV是家庭电力线通信中最成功的标准。为了对抗电力线信道的不理想性,它包括双二进制turbo前向纠错方案。不幸的是,已知双二进制turbo解码器用于迭代交换信息所需的存储器大约是二进制turbo码所需的存储器的三倍。此外,基于边界状态度量继承的高吞吐量实现需要额外的存储器来存储从迭代到下一个迭代的边界状态度量。这项工作通过分析压缩技术来减少这两个方面,以减少存储迭代交换信息和边界未来度量所需的内存量。实验仿真表明,不均匀的量化和最低有效位丢失允许显着减少内存(最多30%),而误码率性能损失约为0.1 dB,而逻辑门开销却可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号