首页> 外文OA文献 >A portable open-source controller for safe Dynamic Partial Reconfiguration on Xilinx FPGAs
【2h】

A portable open-source controller for safe Dynamic Partial Reconfiguration on Xilinx FPGAs

机译:便携式开源控制器,用于在Xilinx FPGA上进行安全的动态部分重配置

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Thanks to their flexibility, increasing performances and low Non-Recurrent Engineering costs, SRAM-based Field Programmable Gate Array (FPGA) devices often represent the preferred platforms for the final deployment of highly reliable systems. In this context, Dynamic Partial Reconfiguration (DPR) is far from being widely adopted due to the additional complexity introduced during the hardware design phase, and the dependability issues related to the FPGA reconfiguration process itself. This paper presents a portable open-source controller for safely enabling self dynamic and partial reconfiguration of systems implemented on Xilinx FPGAs. The controller embeds configurable error detection and correction circuitry that enables a safe DPR by monitoring for partial bitstreams data errors. Experiments highlight the high performances achieved and the limited hardware resources needed to implement it on different devices. The HDL source code has been made available through the popular open-source Cobham Gaisler GRLIB IP-cores library
机译:由于其灵活性,不断提高的性能和较低的非经常性工程成本,基于SRAM的现场可编程门阵列(FPGA)器件通常代表了高度可靠系统最终部署的首选平台。在这种情况下,由于在硬件设计阶段引入了额外的复杂性以及与FPGA重配置过程本身相关的可靠性问题,因此动态部分重配置(DPR)尚未得到广泛采用。本文提出了一种便携式开源控制器,用于安全地实现在Xilinx FPGA上实现的系统的自动态和部分重配置。控制器嵌入了可配置的错误检测和纠正电路,该电路可通过监视部分比特流数据错误来实现安全的DPR。实验强调了所获得的高性能以及在不同设备上实现所需的有限硬件资源。 HDL源代码已通过流行的开源Cobham Gaisler GRLIB IP内核库提供。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号