首页> 外文OA文献 >A 6-Gb/s wireless inter-chip data link using 43-GHz transceivers and bond-wire antennas
【2h】

A 6-Gb/s wireless inter-chip data link using 43-GHz transceivers and bond-wire antennas

机译:使用43 GHz收发器和键合线的6 Gb / s无线芯片间数据链路 天线

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A 43-GHz wireless inter-chip data link including antennas, transmitters, and receivers is presented. The industry standard bonding wires are exploited to provide high efficiency and low-cost antennas. This type of antennas can provide an efficient horizontal communication which is hard to achieve using conventional on-chip antennas. The system uses binary amplitude shift keying (ASK) modulation to keep the design compact and power efficient. The transmitter includes a differential to single-ended modulator and a two-stage power amplifier (PA). The receiver includes a low-noise amplifier (LNA), pre-amplifiers, envelope detectors (ED), a variable gain amplifier (VGA), and a comparator. The chip is fabricated in 180-nm SiGe BiCMOS technology. With power-efficient transceivers and low-cost high-performance antennas, the implemented inter-chip link achieves bit-error rate (BER) around 10-8 for 6 Gb/s over a distance of 2 cm. The signal-to-noise ratio (SNR) of the recovered signal is about 24 dB with 18 ps of rms jitter. The transmitter and receiver consume 57 mW and 60 mW, respectively, including buffers. The bit energy efficiency excluding test buffers is 17 pJ/bit. The presented work shows the feasibility of a low power high data rate wireless inter-chip data link and wireless heterogeneous multi-chip networks.
机译:提出了一种43 GHz无线芯片间数据链路,其中包括天线,发射机和接收机。工业标准的键合线被用来提供高效和低成本的天线。这种类型的天线可以提供有效的水平通信,而使用常规的片上天线很难做到这一点。该系统使用二进制幅度移位键控(ASK)调制,以保持设计紧凑和低功耗。该发送器包括一个差分至单端调制器和一个两级功率放大器(PA)。接收器包括低噪声放大器(LNA),前置放大器,包络检波器(ED),可变增益放大器(VGA)和比较器。该芯片采用180 nm SiGe BiCMOS技术制造。借助省电收发器和低成本高性能天线,已实现的芯片间链接可在2厘米的距离内实现6 Gb / s的10-8左右的误码率(BER)。恢复信号的信噪比(SNR)约为24 dB,均方根抖动为18 ps。发送器和接收器(包括缓冲器)分别消耗57 mW和60 mW。不包括测试缓冲器的位能效为17 pJ / bit。提出的工作表明了低功率高数据速率无线芯片间数据链路和无线异构多芯片网络的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号