首页> 外文OA文献 >Test and Testability of Asynchronous Circuits
【2h】

Test and Testability of Asynchronous Circuits

机译:异步电路的测试和可测性

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。
获取外文期刊封面目录资料

摘要

The ever-increasing transistor shrinkage and higher clock frequencies are causing serious clock distribution, power management, and reliability issues. Asynchronous design is predicted to have a significant role in tackling these challenges because of its distributed control mechanism and on-demand, rather than continuous, switching activity.Null Convention Logic (NCL) is a robust and low-power asynchronous paradigm that introduces new challenges to test and testability algorithms because 1) the lack of deterministic timing in NCL complicates the management of test timing, 2) all NCL gates are state-holding and even simple combinational circuits show sequential behaviour, and 3) stuck-at faults on gate internal feedback (GIF) of NCL gates do not always cause an incorrect output and therefore are undetectable by automatic test pattern generation (ATPG) algorithms.Existing test methods for NCL use clocked hardware to control the timing of test. Such test hardware could introduce metastability issues into otherwise highly robust NCL devices. Also, existing test techniques for NCL handle the high-statefulness of NCL circuits by excessive incorporation of test hardware which imposes additional area, propagation delay and power consumption.This work, first, proposes a clockless self-timed ATPG that detects all faults on the gate inputs and a share of the GIF faults with no added design for test (DFT). Then, the efficacy of quiescent current (IDDQ) test for detecting GIF faults undetectable by a DFT-less ATPG is investigated. Finally, asynchronous test hardware, including test points, a scan cell, and an interleaved scan architecture, is proposed for NCL-based circuits. To the extent of our knowledge, this is the first work that develops clockless, self-timed test techniques for NCL while minimising the need for DFT, and also the first work conducted on IDDQ test of NCL. The proposed methods are applied to multiple NCL circuits with up to 2,633 NCL gates (10,000 CMOS Boolean gates), in 180 and 45 nm technologies and show average fault coverage of 88.98% for ATPG alone, 98.52% including IDDQ test, and 99.28% when incorporating test hardware. Given that this fault coverage includes detection of GIF faults, our work has 13% higher fault coverage than previous work. Also, because our proposed clockless test hardware eliminates the need for double-latching, it reduces the average area and delay overhead of previous studies by 32% and 50%, respectively.
机译:不断增加的晶体管收缩和更高的时钟频率导致严重的时钟分配,电源管理和可靠性问题。异步设计因其分布式控制机制和按需而不是连续的交换活动而有望在应对这些挑战中发挥重要作用。空约定逻辑(NCL)是一种健壮且低功耗的异步范例,它带来了新的挑战测试和可测试性算法,因为1)NCL中缺乏确定性的时序使测试时序的管理复杂化; 2)所有NCL门都处于状态保持状态,甚至简单的组合电路也表现出顺序的行为,以及3)门内部的卡住故障NCL门的反馈(GIF)并不总是会导致错误的输出,因此自动测试码型生成(ATPG)算法无法检测到。NCL的现有测试方法使用时钟硬件来控制测试时序。这样的测试硬件可能会将亚稳定性问题引入原本非常坚固的NCL设备中。同样,现有的NCL测试技术通过过多地集成测试硬件来处理NCL电路的高状态性,这会带来额外的面积,传播延迟和功耗。这项工作首先提出了一种无时钟自定时ATPG,该ATPG可以检测到ACL上的所有故障。门输入和一部分GIF故障,无需增加测试设计(DFT)。然后,研究了静态电流(IDDQ)测试对于检测DFT少的ATPG无法检测到的GIF故障的功效。最后,针对基于NCL的电路,提出了异步测试硬件,包括测试点,扫描单元和交错式扫描架构。就我们所知,这是为NCL开发无时钟,自定时测试技术同时最小化DFT需求的第一项工作,也是在NCL的IDDQ测试中开展的第一项工作。拟议的方法应用于具有1803和45 nm技术的具有多达2,633个NCL门(10,000个CMOS布尔门)的多个NCL电路,仅ATPG的平均故障覆盖率为88.98%,包括IDDQ测试在内的平均故障覆盖率为98.52%,当故障检测时为99.28%。包含测试硬件。鉴于此故障覆盖范围包括对GIF故障的检测,我们的工作比以前的工作具有更高的13%的故障覆盖率。另外,由于我们提出的无时钟测试硬件消除了对双锁的需求,因此它使先前研究的平均面积和延迟开销分别降低了32%和50%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号