首页> 外文OA文献 >Configurable and Scalable High Throughput Turbo Decoder Architecture for Multiple 4GWireless Standards
【2h】

Configurable and Scalable High Throughput Turbo Decoder Architecture for Multiple 4GWireless Standards

机译:适用于多种4G无线标准的可配置和可扩展的高吞吐量Turbo解码器架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, we propose a novel multi-code turbo decoder architecture for 4G wireless systems. To support various 4G standards, a configurable multi-mode MAP (maximum a posteriori) decoder is designed for both binary and duo-binary turbo codes with small resource overhead (less than 10%) compared to the single-mode architecture. To achieve high data rates in 4G, we present a parallel turbo decoder architecture with scalable parallelism tailored to the given throughput requirements. High-level parallelism is achieved by employing contention-free interleavers. Multi-banked memory structure and routing network among memories and MAP decoders are designed to operate at full speed with parallel interleavers. We designed a very low-complexity recursive on-line address generator supporting multiple interleaving patterns, which avoids the interleaver address memory. Design trade-offs in terms of area and power efficiency are explored to find the optimal architectures. A 711 Mbps data rate is feasible with 32 Radix-4 MAP decoders running at 200 MHz clock rate.
机译:在本文中,我们提出了一种用于4G无线系统的新颖的多码Turbo解码器架构。为了支持各种4G标准,与单模架构相比,针对二进制和双二进制Turbo码设计了可配置的多模MAP(最大后验)解码器,且资源开销较小(小于10%)。为了在4G中实现高数据速率,我们提出了一种并行Turbo解码器架构,该架构具有可扩展的并行度,可针对给定的吞吐量要求进行定制。通过使用无争用交织器可以实现高级并行。存储器和MAP解码器之间的多组存储器结构和路由网络被设计为通过并行交织器全速运行。我们设计了一种非常复杂的递归在线地址生成器,该地址生成器支持多种交织模式,从而避免了交织器地址存储。探索了在面积和功率效率方面的设计折衷方案,以找到最佳架构。使用32个以200 MHz时钟速率运行的Radix-4 MAP解码器,可以实现711 Mbps的数据速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号